Reducción de la frecuencia de muestreo en los conversores ADC y DAC usados en predistorsionadores digitales
Ver/ Abrir
Identificadores
URI: http://hdl.handle.net/10902/7633Registro completo
Mostrar el registro completo DCAutoría
Montoro López, Gabriel; Wang, Teng; López Bueno, David; Ruiz Lavín, María de las Nieves

Fecha
2016-09Derechos
© 2015 URSI España
Publicado en
URSI 2015, XXX Simposium Nacional de la Unión Científica Internacional de Radio, Pamplona
Resumen/Abstract
With the increasing demands for higher data rate, wider signal bandwidth is required, and this imposes high sampling rate converters in the communications equipment. This paper provides and analyzes experimental results obtained from testing some of the most promising techniques able to reduce the sampling rate speed of the analog to digital converters and digital to analog converters to be used in the implementation of Digital Predistorters. In a first section, an overview of several of the recently published sampling rate reduction techniques is done, and later it’s included a section where the author’s activities related to the digital predistortion of wideband signals are explained, and some of their last research activities and results in sampling rate and bandwidth reduction are provided.
Colecciones a las que pertenece
- D12 Congresos [595]