Mostrar el registro sencillo

dc.contributor.authorPérez Serna, Ernesto
dc.contributor.authorHerrera Guardado, Amparo 
dc.contributor.otherUniversidad de Cantabriaes_ES
dc.date.accessioned2013-09-20T06:30:15Z
dc.date.available2013-09-20T06:30:15Z
dc.date.issued2006-09
dc.identifier.urihttp://hdl.handle.net/10902/3333
dc.description.abstractThe implementation of a synthesized oscillator in the 5150-5250 MHz band, in 0.4μm BiCMOS technology, is described in this paper. Since this circuit is intended to be used in a direct conversion receiver, its VCO operates at double frequency so that known adverse phenomena, such as frequency pulling and LO leakage, are minimized. The static programmable frequency divider combines both CML and CMOS logic families, and allows the use of two possible carriers, 5175 and 5225 MHz. Phase margin stays above 70º for any frequency within the VCO tuning range. The overall power dissipation is below 104.3mW, and the surface occupied by the circuit -excluding pads- is about 0.367mm².es_ES
dc.format.extent4 p.es_ES
dc.language.isospaes_ES
dc.rights© 2006 URSI Españaes_ES
dc.sourceURSI 2006, XXI Simposium Nacional de la Unión Científica Internacional de Radio, Oviedo, p. 1310-1313es_ES
dc.titleOscilador sintetizado a 5.2 GHz en tecnología SiGe de 0.4μmes_ES
dc.typeinfo:eu-repo/semantics/conferenceObjectes_ES
dc.rights.accessRightsopenAccesses_ES
dc.type.versionpublishedVersiones_ES


Ficheros en el ítem

Thumbnail

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo