Impact of the noise on the emulated grid voltage signal in hardware-in-the-loop used in power converters
Ver/ Abrir
Registro completo
Mostrar el registro completo DCAutoría
Lamo Anuarbe, Paula; Ruiz Robredo, Gustavo A.



Fecha
2023-02-04Derechos
© 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution ( CC BY) license.
Publicado en
Electronics, 2023, 12(4), 787
Editorial
MDPI
Palabras clave
Hardware-in-the-loop
HIL
Power converter
Noise
Error sources
ADC
Resumen/Abstract
This work evaluates the impact of the input voltage noise on a Hardware-In-the-Loop (HIL) system used in the emulation of power converters. A poor signal-to-noise ratio (SNR) can compromise the accuracy and precision of the model, and even make certain techniques for building mathematical models unfeasible. The case study presents the noise effects on a digitally controlled totem-pole converter emulated with a low-cost HIL system using an FPGA. The effects on the model outputs, and the cost and influence of different hardware implementations, are evaluated. The noise of the input signals may limit the benefits of increasing the resolution of the model.
Colecciones a las que pertenece
- D30 Artículos [97]
- D30 Proyectos de Investigación [116]
- D50 Artículos [312]
- D50 Proyectos de Investigación [404]