dc.contributor.author | Fernández Solórzano, Víctor Manuel | |
dc.contributor.author | Abad García, Carlos | |
dc.contributor.author | Álvarez Ruiz, Ángel | |
dc.contributor.author | Ugarte Olano, Íñigo | |
dc.contributor.author | Sánchez Espeso, Pablo Pedro | |
dc.contributor.other | Universidad de Cantabria | es_ES |
dc.date.accessioned | 2021-01-25T10:26:46Z | |
dc.date.available | 2021-01-25T10:26:46Z | |
dc.date.issued | 2021-01 | |
dc.identifier.issn | 1089-7798 | |
dc.identifier.issn | 1558-2558 | |
dc.identifier.other | TEC2017-86722-C4-3-R | es_ES |
dc.identifier.uri | http://hdl.handle.net/10902/20523 | |
dc.description.abstract | Forward error correction (FEC) decoding hardware modules are challenging to verify at pre-silicon stage, when they are usually described at register-transfer (RT)/logic level with a hardware description language (HDL). They tend to hide faults due to their inherent tendency to correct errors and the required simulations with a massive insertion of inputs are too slow. In this work, two verification techniques based on FPGA-prototyping are applied in order to complement the mentioned simulations: golden model vs implementation matching with thousands of random codewords and codeword/bit error rate (CER/BER) curve computation. For this purpose, a system on chip (SoC) field-programmable gate array (FPGA) is used, implementing in the programmable hardware part several replicas of the decoder (exploiting the parallel capabilities of hardware) and managing the verification by parallel programming the software part of the SoC (exploiting the presence of multiple processing cores). The presented approach allows a seamless integration with high-level models, does not need expensive testing/emulation platforms and obtains the results in a reasonable amount of time. | es_ES |
dc.description.sponsorship | This work has been supported by Project TEC2017-86722-C4-3-R, funded by Spanish MICINN/AEI. | es_ES |
dc.format.extent | 5 p. | es_ES |
dc.language.iso | eng | es_ES |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | es_ES |
dc.rights | © 2021 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. | es_ES |
dc.source | IEEE Communications Letters, 2021, 25(1), 127-131 | es_ES |
dc.subject.other | Verification | es_ES |
dc.subject.other | Platform FPGAs | es_ES |
dc.subject.other | Prototyping | es_ES |
dc.subject.other | Emulation | es_ES |
dc.subject.other | BER/CER testing | es_ES |
dc.title | Pre-silicon FEC decoding verification on SoC FPGAs | es_ES |
dc.type | info:eu-repo/semantics/article | es_ES |
dc.relation.publisherVersion | https://doi.org/10.1109/LCOMM.2020.3025223 | es_ES |
dc.rights.accessRights | openAccess | es_ES |
dc.identifier.DOI | 10.1109/LCOMM.2020.3025223 | |
dc.type.version | acceptedVersion | es_ES |