Mostrar el registro sencillo

dc.contributor.authorFernández Solórzano, Víctor Manuel 
dc.contributor.authorAbad García, Carlos
dc.contributor.authorÁlvarez Ruiz, Ángel
dc.contributor.authorUgarte Olano, Íñigo 
dc.contributor.authorSánchez Espeso, Pablo Pedro 
dc.contributor.otherUniversidad de Cantabriaes_ES
dc.date.accessioned2021-01-25T10:26:46Z
dc.date.available2021-01-25T10:26:46Z
dc.date.issued2021-01
dc.identifier.issn1089-7798
dc.identifier.issn1558-2558
dc.identifier.otherTEC2017-86722-C4-3-Res_ES
dc.identifier.urihttp://hdl.handle.net/10902/20523
dc.description.abstractForward error correction (FEC) decoding hardware modules are challenging to verify at pre-silicon stage, when they are usually described at register-transfer (RT)/logic level with a hardware description language (HDL). They tend to hide faults due to their inherent tendency to correct errors and the required simulations with a massive insertion of inputs are too slow. In this work, two verification techniques based on FPGA-prototyping are applied in order to complement the mentioned simulations: golden model vs implementation matching with thousands of random codewords and codeword/bit error rate (CER/BER) curve computation. For this purpose, a system on chip (SoC) field-programmable gate array (FPGA) is used, implementing in the programmable hardware part several replicas of the decoder (exploiting the parallel capabilities of hardware) and managing the verification by parallel programming the software part of the SoC (exploiting the presence of multiple processing cores). The presented approach allows a seamless integration with high-level models, does not need expensive testing/emulation platforms and obtains the results in a reasonable amount of time.es_ES
dc.description.sponsorshipThis work has been supported by Project TEC2017-86722-C4-3-R, funded by Spanish MICINN/AEI.es_ES
dc.format.extent5 p.es_ES
dc.language.isoenges_ES
dc.publisherInstitute of Electrical and Electronics Engineers Inc.es_ES
dc.rights© 2021 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.es_ES
dc.sourceIEEE Communications Letters, 2021, 25(1), 127-131es_ES
dc.subject.otherVerificationes_ES
dc.subject.otherPlatform FPGAses_ES
dc.subject.otherPrototypinges_ES
dc.subject.otherEmulationes_ES
dc.subject.otherBER/CER testinges_ES
dc.titlePre-silicon FEC decoding verification on SoC FPGAses_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.relation.publisherVersionhttps://doi.org/10.1109/LCOMM.2020.3025223es_ES
dc.rights.accessRightsopenAccesses_ES
dc.identifier.DOI10.1109/LCOMM.2020.3025223
dc.type.versionacceptedVersiones_ES


Ficheros en el ítem

Thumbnail

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo