• Mi UCrea
    Ver ítem 
    •   UCrea
    • UCrea Investigación
    • Departamento de Ingeniería de Comunicaciones (DICOM)
    • D12 Artículos
    • Ver ítem
    •   UCrea
    • UCrea Investigación
    • Departamento de Ingeniería de Comunicaciones (DICOM)
    • D12 Artículos
    • Ver ítem
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    An Efficient FPGA Implementation of a Quadrature Signal-Generation Subsystem in SRF PLLs in Single-Phase PFCs

    Ver/Abrir
    03paper_final.pdf (1.573Mb)
    Identificadores
    URI: http://hdl.handle.net/10902/13660
    DOI: 10.1109/TPEL.2016.2582534
    ISSN: 0885-8993
    ISSN: 1941-0107
    Compartir
    RefworksMendeleyBibtexBase
    Estadísticas
    Ver Estadísticas
    Google Scholar
    Registro completo
    Mostrar el registro completo DC
    Autoría
    Lamo Anuarbe, Paula; López Vidal, FelipeAutoridad Unican; Pigazo López, AlbertoAutoridad Unican; Azcondo Sánchez, Francisco JavierAutoridad Unican
    Fecha
    2017-05
    Derechos
    © 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works
    Publicado en
    IEEE Transactions on Power Electronics, 2017, 32(5), 3959-3969
    Editorial
    Institute of Electrical and Electronics Engineers Inc.
    Enlace a la publicación
    http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=7494977
    Resumen/Abstract
    Synchronization with the utility voltage is naturally carried out by a diode bridge stage in single-phase active rectifiers, while an active synchronization is included in the control algorithms applied to modern bridgeless topologies. Sensorless line current rebuilding algorithms also need synchronization with the line voltage to compensate at least for part of the current estimation error. The phase-locked-loop (PLL) circuits employed in single-phase ac-dc converters are reviewed and a new digital PLL algorithm, based on the synchronous reference frame, is proposed. It is implemented in a field-programmable gate array to utilize the parallelism and superior time resolution. Considering a restricted frequency variation of the line voltage around the central frequency, the orthogonal signal is obtained by a discrete differential operator designed to ensure unity gain at the central frequency. Its performance, including the memory and computational cost, versus previously consolidated algorithms implemented in the same device is analyzed. Simulations and experimental results prove its suitable behavior in steady state at different line frequencies and under line voltage and frequency transients.
    Colecciones a las que pertenece
    • D12 Artículos [360]

    UNIVERSIDAD DE CANTABRIA

    Repositorio realizado por la Biblioteca Universitaria utilizando DSpace software
    Contacto | Sugerencias
    Metadatos sujetos a:licencia de Creative Commons Reconocimiento 4.0 España
     

     

    Listar

    Todo UCreaComunidades y coleccionesFecha de publicaciónAutoresTítulosTemasEsta colecciónFecha de publicaciónAutoresTítulosTemas

    Mi cuenta

    AccederRegistrar

    Estadísticas

    Ver Estadísticas
    Sobre UCrea
    Qué es UcreaGuía de autoarchivoArchivar tesisAcceso abiertoGuía de derechos de autorPolítica institucional
    Piensa en abierto
    Piensa en abierto
    Compartir

    UNIVERSIDAD DE CANTABRIA

    Repositorio realizado por la Biblioteca Universitaria utilizando DSpace software
    Contacto | Sugerencias
    Metadatos sujetos a:licencia de Creative Commons Reconocimiento 4.0 España